Impact of Nanowire Radius and Channel Thickness with High-k Gate Dielectric in GAA-JLT

As the transistor’s size becomes smaller, degradation in the short-channel effects (SCEs) becomes more apparent. This leads to research work on multi-gate transistors such as the Fin-Field Effect Transistor (FinFET) and Gate-All-Around (GAA) transistor, where the 3D architecture have been shown to h...

Full description

Bibliographic Details
Published in:International Journal of Nanoelectronics and Materials
Main Author: Vespanathan N.; Othman N.; Sabki S.N.; Rahim A.F.A.
Format: Article
Language:English
Published: Universiti Malaysia Perlis 2023
Online Access:https://www.scopus.com/inward/record.uri?eid=2-s2.0-85181701764&doi=10.58915%2fijneam.v16iDECEMBER.413&partnerID=40&md5=d1351338f59e7e5a5479015d9bb92334
id 2-s2.0-85181701764
spelling 2-s2.0-85181701764
Vespanathan N.; Othman N.; Sabki S.N.; Rahim A.F.A.
Impact of Nanowire Radius and Channel Thickness with High-k Gate Dielectric in GAA-JLT
2023
International Journal of Nanoelectronics and Materials
16
Special Issue
10.58915/ijneam.v16iDECEMBER.413
https://www.scopus.com/inward/record.uri?eid=2-s2.0-85181701764&doi=10.58915%2fijneam.v16iDECEMBER.413&partnerID=40&md5=d1351338f59e7e5a5479015d9bb92334
As the transistor’s size becomes smaller, degradation in the short-channel effects (SCEs) becomes more apparent. This leads to research work on multi-gate transistors such as the Fin-Field Effect Transistor (FinFET) and Gate-All-Around (GAA) transistor, where the 3D architecture have been shown to have superior performance as compared to conventional planar transistor. Transistor without junctions (JLT) which realizes a single type of doping has also been gaining popularity for biosensor applications due to its superior electrostatic performances in terms of Drain-Induced Barrier Lowering (DIBL), off-state leakage current (Ioff) and Subthreshold Slope (SS). In this work, the impact of changes in parameters such as the gate oxide material, nanowire radius and channel thickness toward the performance of a Gate-all-around JLT (GAA-JLT) have been studied using TCAD simulator. It was found that smaller nanowire radius and thicker channel produces lower DIBL, Ioff and SS, with the use of HfO2 as gate oxide materials shows better results than Si3N4. Meanwhile, the impact of parameters variations seemed to be negligible on the on-state current (Ion). The outcome of this work can be used as a basis to understand the impact of structural parameters variations towards the performance of a more complex GAA-JLT structure. © 2023, Universiti Malaysia Perlis. All rights reserved.
Universiti Malaysia Perlis
19855761
English
Article
All Open Access; Hybrid Gold Open Access
author Vespanathan N.; Othman N.; Sabki S.N.; Rahim A.F.A.
spellingShingle Vespanathan N.; Othman N.; Sabki S.N.; Rahim A.F.A.
Impact of Nanowire Radius and Channel Thickness with High-k Gate Dielectric in GAA-JLT
author_facet Vespanathan N.; Othman N.; Sabki S.N.; Rahim A.F.A.
author_sort Vespanathan N.; Othman N.; Sabki S.N.; Rahim A.F.A.
title Impact of Nanowire Radius and Channel Thickness with High-k Gate Dielectric in GAA-JLT
title_short Impact of Nanowire Radius and Channel Thickness with High-k Gate Dielectric in GAA-JLT
title_full Impact of Nanowire Radius and Channel Thickness with High-k Gate Dielectric in GAA-JLT
title_fullStr Impact of Nanowire Radius and Channel Thickness with High-k Gate Dielectric in GAA-JLT
title_full_unstemmed Impact of Nanowire Radius and Channel Thickness with High-k Gate Dielectric in GAA-JLT
title_sort Impact of Nanowire Radius and Channel Thickness with High-k Gate Dielectric in GAA-JLT
publishDate 2023
container_title International Journal of Nanoelectronics and Materials
container_volume 16
container_issue Special Issue
doi_str_mv 10.58915/ijneam.v16iDECEMBER.413
url https://www.scopus.com/inward/record.uri?eid=2-s2.0-85181701764&doi=10.58915%2fijneam.v16iDECEMBER.413&partnerID=40&md5=d1351338f59e7e5a5479015d9bb92334
description As the transistor’s size becomes smaller, degradation in the short-channel effects (SCEs) becomes more apparent. This leads to research work on multi-gate transistors such as the Fin-Field Effect Transistor (FinFET) and Gate-All-Around (GAA) transistor, where the 3D architecture have been shown to have superior performance as compared to conventional planar transistor. Transistor without junctions (JLT) which realizes a single type of doping has also been gaining popularity for biosensor applications due to its superior electrostatic performances in terms of Drain-Induced Barrier Lowering (DIBL), off-state leakage current (Ioff) and Subthreshold Slope (SS). In this work, the impact of changes in parameters such as the gate oxide material, nanowire radius and channel thickness toward the performance of a Gate-all-around JLT (GAA-JLT) have been studied using TCAD simulator. It was found that smaller nanowire radius and thicker channel produces lower DIBL, Ioff and SS, with the use of HfO2 as gate oxide materials shows better results than Si3N4. Meanwhile, the impact of parameters variations seemed to be negligible on the on-state current (Ion). The outcome of this work can be used as a basis to understand the impact of structural parameters variations towards the performance of a more complex GAA-JLT structure. © 2023, Universiti Malaysia Perlis. All rights reserved.
publisher Universiti Malaysia Perlis
issn 19855761
language English
format Article
accesstype All Open Access; Hybrid Gold Open Access
record_format scopus
collection Scopus
_version_ 1814778503818641408