Effect of gate dielectric to the threshold voltage of 65 nm NMOS structure

With the intention of approaching to a technology of 65 nm, many parameters were changed as a step to fabricate the device. The gate oxide thickness was one of the parameters that have been observed. In this project, Silvaco TCA D tools were used to find the optimum value of threshold voltage for 65...

全面介绍

书目详细资料
发表在:AIP Conference Proceedings
主要作者: 2-s2.0-70450250488
格式: Conference paper
语言:English
出版: 2009
在线阅读:https://www.scopus.com/inward/record.uri?eid=2-s2.0-70450250488&doi=10.1063%2f1.3160209&partnerID=40&md5=b855d4a09e0f871859423c1f4e7de128
id Yunus M.Y.; Rusop M.
spelling Yunus M.Y.; Rusop M.
2-s2.0-70450250488
Effect of gate dielectric to the threshold voltage of 65 nm NMOS structure
2009
AIP Conference Proceedings
1136

10.1063/1.3160209
https://www.scopus.com/inward/record.uri?eid=2-s2.0-70450250488&doi=10.1063%2f1.3160209&partnerID=40&md5=b855d4a09e0f871859423c1f4e7de128
With the intention of approaching to a technology of 65 nm, many parameters were changed as a step to fabricate the device. The gate oxide thickness was one of the parameters that have been observed. In this project, Silvaco TCA D tools were used to find the optimum value of threshold voltage for 65 nm technology nMOS transistor. The silicon dioxide (SiO2) was used to growth the gate oxide by adjusted the time and temperature of the oxidation process. The thickness of gate oxide was varied from 30Å to 100 Å and the results were tabulated and observed. As the gate oxide thickness increase, the value of threshold voltage was increased. By using Silvaco TCAD Tools, the results show that the optimum value of threshold voltage is 0.26 V. The value is in the range with ITRS guideline for 65 nm device. © 2009 American Institute of Physics.

15517616
English
Conference paper

author 2-s2.0-70450250488
spellingShingle 2-s2.0-70450250488
Effect of gate dielectric to the threshold voltage of 65 nm NMOS structure
author_facet 2-s2.0-70450250488
author_sort 2-s2.0-70450250488
title Effect of gate dielectric to the threshold voltage of 65 nm NMOS structure
title_short Effect of gate dielectric to the threshold voltage of 65 nm NMOS structure
title_full Effect of gate dielectric to the threshold voltage of 65 nm NMOS structure
title_fullStr Effect of gate dielectric to the threshold voltage of 65 nm NMOS structure
title_full_unstemmed Effect of gate dielectric to the threshold voltage of 65 nm NMOS structure
title_sort Effect of gate dielectric to the threshold voltage of 65 nm NMOS structure
publishDate 2009
container_title AIP Conference Proceedings
container_volume 1136
container_issue
doi_str_mv 10.1063/1.3160209
url https://www.scopus.com/inward/record.uri?eid=2-s2.0-70450250488&doi=10.1063%2f1.3160209&partnerID=40&md5=b855d4a09e0f871859423c1f4e7de128
description With the intention of approaching to a technology of 65 nm, many parameters were changed as a step to fabricate the device. The gate oxide thickness was one of the parameters that have been observed. In this project, Silvaco TCA D tools were used to find the optimum value of threshold voltage for 65 nm technology nMOS transistor. The silicon dioxide (SiO2) was used to growth the gate oxide by adjusted the time and temperature of the oxidation process. The thickness of gate oxide was varied from 30Å to 100 Å and the results were tabulated and observed. As the gate oxide thickness increase, the value of threshold voltage was increased. By using Silvaco TCAD Tools, the results show that the optimum value of threshold voltage is 0.26 V. The value is in the range with ITRS guideline for 65 nm device. © 2009 American Institute of Physics.
publisher
issn 15517616
language English
format Conference paper
accesstype
record_format scopus
collection Scopus
_version_ 1828987884307218432